Suivre
Yago Torroja
Yago Torroja
Adresse e-mail validée de upm.es
Titre
Citée par
Citée par
Année
Design methodologies based on hardware description languages
T Riesgo, Y Torroja, E De la Torre
IEEE Transactions on Industrial electronics 46 (1), 3-12, 1999
1331999
VHDL: Lenguaje estándar de diseño electrónico
E Villar
McGraw-Hill, 1998
821998
Power balance of a hybrid power source in a power plant for a small propulsion aircraft
E Bataller-Planes, N Lapena-Rey, J Mosquera, F Ortí, JÁ Oliver, Ó GarcÍa, ...
IEEE Transactions on Power Electronics 24 (12), 2856-2866, 2009
622009
A serial port based debugging tool to improve learning with arduino
Y Torroja, A López, J Portilla, T Riesgo
2015 Conference on Design of Circuits and Integrated Systems (DCIS), 1-4, 2015
252015
Nonintrusive debugging using the JTAG interface of FPGA-based prototypes
E De la Torre, M Garcia, T Riesgo, Y Torroja, J Uceda
Industrial Electronics, 2002. ISIE 2002. Proceedings of the 2002 IEEE …, 2002
192002
Design for reusability: Generic and configurable designs
Y Torroja, T Riesgo, E de la Torre, J Uceda
Proceedings of System Modeling and Code Reusability, 11-21, 1997
191997
A modular environment for learning digital control applications
Y Torroja, R Velasco, E Angulo, T Riesgo, E De La Torre
Microelectronics Education, Marcombo, SA, 185-188, 2002
132002
ARDID: A Tool for the Quality Analysis of VHDL based Designs
Y Torroja, C Lopez, M Garcia, T Riesgo, E de la Torre, J Uceda
Second International Forum on Design Languages, 1999
131999
Teaching embedded systems and microcontrollers using scale models
Y Torroja, O Garcia, T Riesgo, E De La Torre
31st Annual Conference of IEEE Industrial Electronics Society, 2005. IECON …, 2005
112005
Disjoint region partitioning for probabilistic switching activity estimation at register transfer level
F Machado, T Riesgo, Y Torroja
Integrated Circuit and System Design. Power and Timing Modeling …, 2009
92009
A method to perform error simulation in VHDL
C López, T Riesgo, Y Torroja, E De La Torre, J Uceda
Design of Circuits and Integrated Systems Conference, 495-500, 1998
91998
Using a simplified hardware model to analyse the Quality of VHDL based designs
Y Torroja, F Casado, F Machado, T Riesgo, E De La Torre, J Uceda
User Forum at DATE, Paris (France), 2000
82000
Creativity and innovation skills in university stem education: The chet project approach
C García-Aranda, A Molina-García, MC Morillo Balsera, ...
6th International Conference on Higher Education Advances (HEAd'20), 679-687, 2020
72020
Quality estimation of test vectors and functional validation procedures based on fault and error models
T Riesgo, Y Torroja, E de la Torre, J Uceda
Proceedings Design, Automation and Test in Europe, 955-956, 1998
71998
An artificial vision system used for the measurement of the overhead wire in railway applications
Y Torroja, S Garcia, JL Aparicio, PM Martínez
Proceedings of IECON'93-19th Annual Conference of IEEE Industrial …, 1993
71993
A Simple Method to Estimate the Area of VHDL RTL descriptions
F Machado, Y Torroja, F Casado, T Riesgo, E de la Torre, J Uceda
Proceedings of the XV Design of Circuits and Integrated Systems Conference …, 2000
62000
Design of a CAN interface for custom circuits
J De Lucas, M Quintana, T Riesgo, Y Torroja, J Uceda
IECON'99. Conference Proceedings. 25th Annual Conference of the IEEE …, 1999
61999
Custom hardware IEEE 1451.2 implementation for smart transducers
A De Castro, T Riesgo, E De la Torre, Y Torroja, J Uceda
IEEE 2002 28th Annual Conference of the Industrial Electronics Society …, 2002
52002
Estimation of the quality of design validation experiments based on error models
T Riesgo, Y Torroja, C López, J Uceda
Proc. of VHDL Users’ Forum in Europe, 1997
51997
Plataforma modular e interfaces genéricas de transductores para redes de sensores inalámbricas
J Portilla Berrueco
Industriales, 2010
42010
Le système ne peut pas réaliser cette opération maintenant. Veuillez réessayer plus tard.
Articles 1–20