Suivre
Niranjan Kulkarni
Niranjan Kulkarni
Cadence Design Systems, Arizona State University
Adresse e-mail validée de cadence.com
Titre
Citée par
Citée par
Année
Identification of threshold functions and synthesis of threshold networks
T Gowda, S Vrudhula, N Kulkarni, K Berezowski
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2011
612011
Reducing power, leakage, and area of standard-cell asics using threshold logic flip-flops
N Kulkarni, J Yang, JS Seo, S Vrudhula
IEEE transactions on very large scale integration (VLSI) systems 24 (9 …, 2016
462016
Spintronic threshold logic array (stla)-a compact, low leakage, non-volatile gate array architecture
NS Nukala, N Kulkarni, S Vrudhula
Proceedings of the 2012 IEEE/ACM International Symposium on Nanoscale …, 2012
242012
Integration of threshold logic gates with RRAM devices for energy efficient and robust operation
J Yang, N Kulkarni, S Yu, S Vrudhula
Proceedings of the 2014 IEEE/ACM International Symposium on Nanoscale …, 2014
192014
Design of a robust, high performance standard cell threshold logic family for DSM technology
S Leshner, N Kulkarni, S Vrudhula, K Berezowski
2010 International Conference on Microelectronics, 52-55, 2010
182010
Threshold gate and threshold logic array
S Vrudhula, NS Nukala, N Kulkarni
US Patent 9,306,151, 2016
162016
Design of threshold logic gates using emerging devices
S Vrudhula, N Kulkami, J Yang
2015 IEEE International Symposium on Circuits and Systems (ISCAS), 373-376, 2015
152015
Technology mapping for threshold and logic gate hybrid circuits
S Vrudhula, N Kulkarni
US Patent 8,832,614, 2014
152014
Method of obfuscating digital logic circuits using threshold voltage
S Vrudhula, A Dengi, N Kulkarni, J Davis
US Patent 9,876,503, 2018
142018
Minimizing area and power of sequential cmos circuits using threshold decomposition
N Kulkarni, N Nukala, S Vrudhula
Proceedings of the International Conference on Computer-Aided Design, 605-612, 2012
132012
Dynamic and leakage power reduction of ASICs using configurable threshold logic gates
J Yang, J Davis, N Kulkarni, J Seo, S Vrudhula
2015 IEEE Custom Integrated Circuits Conference (CICC), 1-4, 2015
102015
Digital IP protection using threshold voltage control
J Davis, N Kulkarni, J Yang, A Dengi, S Vrudhula
2016 17th International Symposium on Quality Electronic Design (ISQED), 344-349, 2016
82016
Clock skewing strategy to reduce dynamic power and eliminate hold-time violations in synchronous digital VLSI designs
S Vrudhula, A Dengi, N Kulkarni
US Patent 10,551,869, 2020
72020
Threshold logic gates with resistive networks
S Vrudhula, J Yang, N Kulkarni, S Yu
US Patent 9,356,598, 2016
72016
A fast, energy efficient, field programmable threshold-logic array
N Kulkarni, J Yang, S Vrudhula
2014 International Conference on Field-Programmable Technology (FPT), 300-305, 2014
72014
Threshold logic element with stabilizing feedback
S Vrudhula, N Kulkarni
US Patent 9,473,139, 2016
62016
Energy efficient, robust differential mode d-flip-flop
S Vrudhula, N Kulkarni, J Yang
US Patent 10,250,236, 2019
52019
Robust, low power, reconfigurable threshold logic array
S Vrudhula, N Kulkarni
US Patent 9,490,815, 2016
52016
Fast and robust differential flipflops and their extension to multi-input threshold gates
J Yang, N Kulkarni, J Davis, S Vrudhula
2015 IEEE International Symposium on Circuits and Systems (ISCAS), 822-825, 2015
52015
Efficient enumeration of unidirectional cuts for technology mapping of Boolean networks
N Kulkarni, S Vrudhula
arXiv preprint arXiv:1603.07371, 2016
42016
Le système ne peut pas réaliser cette opération maintenant. Veuillez réessayer plus tard.
Articles 1–20