Suivre
Yvon Savaria
Yvon Savaria
Professeur in Electrical Engineering, Polytechnique Montreal
Adresse e-mail validée de polymtl.ca
Titre
Citée par
Citée par
Année
Reconfigurable pipelined 2-D convolvers for fast digital signal processing
B Bosi, G Bois, Y Savaria
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 7 (3), 299-308, 1999
2101999
A high-efficiency low-voltage CMOS rectifier for harvesting energy in implantable devices
SS Hashemi, M Sawan, Y Savaria
IEEE Transactions on Biomedical Circuits and Systems 6 (4), 326-335, 2012
1662012
A comparison of automatic word length optimization procedures
MA Cantin, Y Savaria, P Lavoie
2002 IEEE International Symposium on Circuits and Systems. Proceedings (Cat …, 2002
1192002
GaN integration technology, an ideal candidate for high-temperature applications: A review
A Hassan, Y Savaria, M Sawan
IEEE Access 6, 78790-78802, 2018
1012018
Software detection mechanisms providing full coverage against single bit-flip faults
B Nicolescu, Y Savaria, R Velazco
IEEE Transactions on Nuclear science 51 (6), 3510-3518, 2004
922004
Body electronic implant and artificial vision system thereof
M Sawan, JF Harvey, M Roy, J Coulombe, Y Savaria, C Donfack
US Patent 7,027,874, 2006
902006
An automatic word length determination method
MA Cantin, Y Savaria, D Prodanos, P Lavoie
ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems …, 2001
792001
Methods, apparatus and system to support large-scale micro-systems including embedded and distributed power supply, thermal regulation, multi-distributedsensors and electrical …
Y Blaquière, Y Savaria, Y Basile-Bellavance, O Valorge, A Lahkssassi, ...
US Patent App. 13/782,868, 2013
772013
A direct digital period synthesis circuit
DE Calbaza, Y Savaria
IEEE Journal of Solid-State Circuits 37 (8), 1039-1045, 2002
752002
A flexible floating-point format for optimizing data-paths and operators in FPGA based DSPs
J Dido, N Geraudie, L Loiseau, O Payeur, Y Savaria, D Poirier
Proceedings of the 2002 ACM/SIGDA tenth international symposium on Field …, 2002
742002
Automatic test point insertion for pseudo-random testing
Y Savaria, M Youssef, B Kaminska, M Koudil
1991., IEEE International Sympoisum on Circuits and Systems, 1960-1963, 1991
731991
A novel low-drop CMOS active rectifier for RF-powered devices: Experimental results
S Hashemi, M Sawan, Y Savaria
Microelectronics Journal 40 (11), 1547-1554, 2009
722009
Electronics and packaging intended for emerging harsh environment applications: A review
A Hassan, Y Savaria, M Sawan
IEEE transactions on very large scale integration (VLSI) systems 26 (10 …, 2018
662018
Parallel microprocessor architecture
Y Savaria
US Patent 5,276,893, 1994
661994
A systolic architecture for fast stack sequential decoders
P Lavoie, D Haccoun, Y Savaria
IEEE Transactions on Communications 42 (234), 324-335, 1994
611994
High voltage charge pump using standard CMOS technology
JF Richard, Y Savaria
The 2nd Annual IEEE Northeast Workshop on Circuits and Systems, 2004. NEWCAS …, 2004
592004
Optimal methods of driving interconnections in VLSI circuits
M Nekili, Y Savaria
[Proceedings] 1992 IEEE International Symposium on Circuits and Systems 1, 21-24, 1992
581992
Maximizing data transmission rate for implantable devices over a single inductive link: Methodological review
A Trigui, S Hached, AC Ammari, Y Savaria, M Sawan
IEEE reviews in biomedical engineering 12, 72-87, 2018
562018
A comparison of self-organizing neural networks for fast clustering of radar pulses
E Granger, Y Savaria, P Lavoie, MA Cantin
Signal Processing 64 (3), 249-269, 1998
551998
ModelingSegmented-Ladder DACs
D Marche, Y Savaria
IEEE Transactions on Circuits and Systems I: Regular Papers 57 (1), 31-43, 2009
542009
Le système ne peut pas réaliser cette opération maintenant. Veuillez réessayer plus tard.
Articles 1–20