Suivre
Matt Horsnell
Titre
Citée par
Citée par
Année
The ARM scalable vector extension
N Stephens, S Biles, M Boettcher, J Eapen, M Eyole, G Gabrielli, ...
IEEE micro 37 (2), 26-39, 2017
3262017
An adaptive bloom filter cache partitioning scheme for multicore architectures
K Nikas, M Horsnell, J Garside
2008 International Conference on Embedded Computer Systems: Architectures …, 2008
292008
Cryptographic support instructions
MJ Horsnell, RR Grisenthwaite, D Kershaw, SD Biles
US Patent 8,966,282, 2015
252015
Data processing apparatus and method and method for generating performance monitoring interrupt signal based on first event counter and second event counter
MJ Horsnell, CD Emmons
US Patent 9,021,172, 2015
232015
Evaluation of hybrid run-time power models for the ARM big. LITTLE architecture
K Nikov, JL Nunez-Yanez, M Horsnell
2015 IEEE 13th International Conference on Embedded and Ubiquitous Computing …, 2015
182015
An object-aware hardware transactional memory system
B Khan, M Horsnell, I Rogers, M Luján, A Dinn, I Watson
2008 10th IEEE International Conference on High Performance Computing and …, 2008
152008
Speculation barrier instruction
RR Grisenthwaite, G Gabrielli, MJ Horsnell
US Patent 10,866,805, 2020
122020
Optimizing chip multiprocessor work distribution using dynamic compilation
J Zhao, M Horsnell, I Rogers, A Dinn, C Kirkham, I Watson
Euro-Par 2007 Parallel Processing: 13th International Euro-Par Conference …, 2007
82007
Adaptive loop tiling for a multi-cluster cmp
J Zhao, M Horsnell, M Luján, I Rogers, C Kirkham, I Watson
Algorithms and Architectures for Parallel Processing: 8th International …, 2008
72008
Apparatus with shared transactional processing resource, and data processing method
S Diestelhorst, MJ Horsnell, G Larri
US Patent 10,908,944, 2021
62021
Flexible and high-speed system-level performance analysis using hardware-accelerated simulation
S Bischoff, A Sandberg, A Hansson, S Dam, A Saidi, M Horsnell, ...
Design, Automation & Test in Europe (DATE), 18-22 Match, 2013, Grenoble, France, 2013
62013
A chip multi-cluster architecture with locality aware task distribution
MJ Horsnell
PQDT-Global, 2007
62007
A first insight into object-aware hardware transactional memory
B Khan, M Horsnell, I Rogers, M Luján, A Dinn, I Watson
Proceedings of the twentieth annual symposium on Parallelism in algorithms …, 2008
52008
Transactional compare-and-discard instruction
MJ Horsnell, G Magklis, S Diestelhorst
US Patent 11,422,808, 2022
42022
Handling of inter-element address hazards for vector instructions
MJ Horsnell, M Eyole
US Patent 10,922,084, 2021
42021
Debugging data processing transactions
S Diestelhorst, MJ Williams, RR Grisenthwaite, MJ Horsnell
US Patent 10,394,557, 2019
42019
Electronic authentication system, device and process
D Croxford, RL Mendez, M Eyole, MJ Horsnell
US Patent App. 17/429,222, 2022
32022
Matthew Horsnell. Jim Garside. 2008. An Adaptive Bloom Filter Cache Partitioning Scheme for Multi-Core Architectures
K Nikas
Proceedings of the IEEE International Conference on Embedded Computer …, 0
3
Scalable object-aware hardware transactional memory
B Khan, M Horsnell, M Lujan, I Watson
Euro-Par 2010-Parallel Processing: 16th International Euro-Par Conference …, 2010
22010
Apparatus and data processing method for transactional memory
MJ Horsnell, RR Grisenthwaite
US Patent 11,379,233, 2022
12022
Le système ne peut pas réaliser cette opération maintenant. Veuillez réessayer plus tard.
Articles 1–20